Freescale Semiconductor /MK70F15 /SIM /MCR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as MCR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (0)DDRSREN 0 (0)DDRS 0 (0)DDRPEN 0 (DDRDQSDIS)DDRDQSDIS 0 (000)DDRCFG 0 (0)RCRRSTEN 0 (0)RCRRST 0 (0)LCDSTART 0 (0)PDBLOOP 0 (0)ULPICLKOBE 0 (0)TRACECLKDIS

TRACECLKDIS=0, ULPICLKOBE=0, DDRSREN=0, RCRRST=0, RCRRSTEN=0, LCDSTART=0, DDRCFG=000, PDBLOOP=0, DDRPEN=0, DDRS=0

Description

Misc Control Register

Fields

DDRSREN

DDR self refresh enable

0 (0): DDR is not set to self refresh mode.

1 (1): DDR is set in self refresh mode. Check DDRS to make sure DDR is in self refresh mode.

DDRS

DDR Self Refresh Status

0 (0): DDR is not set to self refresh mode.

1 (1): Sets DDR in self refresh mode.

DDRPEN

Pin enable for all DDR I/O

0 (0): All DDR I/O pins are disabled

1 (1): All DDR I/O pins are enabled

DDRDQSDIS

DDR_DQS analog circuit disable

DDRCFG

DDR configuration select

0 (000): LPDDR Half Strength

1 (001): LPDDR Full Strength

2 (010): DDR2 Half Strength

3 (011): DDR1

6 (110): DDR2 Full Strength

RCRRSTEN

DDR RCR Special Reset Enable

0 (0): No soft reset to DDR RCR

1 (1): Soft reset to DDR RCR

RCRRST

DDR RCR Reset Status

0 (0): DDR RCR is not in reset status

1 (1): DDR RCR is in reset status

LCDSTART

Start LCDC display

0 (0): Stops LCDC display

1 (1): Starts LCDC display

PDBLOOP

PDB Loop Mode

0 (0): Provides two seperated minor loop, loop for ADC0/1 and loop for ADC2/3D

1 (1): Provides a loop to involve ADC0, ADC1, ADC2 and ADC3.

ULPICLKOBE

60 MHz ULPI clock (ULPI_CLK) output enable

0 (0): Internal generated 60MHz ULPI clock is not output to the ULPI_CLK pin.

1 (1): Interanl generated 60MHz ULPI clock provide clock for external ULPI phy.

TRACECLKDIS

Trace clock disable.

0 (0): Enables trace clock.

1 (1): Disable trace clock.

Links

() ()